# RISC-V ISA & RV32I RTL Design

Adithiyha R

21BEE1181

#### **Table of Contents**

- 1. RISC-V Block Diagram & Micro Architecture
  - 1.1 Block Diagram
  - 1.2 Micro Architecture with 3 stage pipelining (without inter connections between various blocks)
  - 1.3 Micro Architecture with 3 stage pipelining (with inter connections between various blocks)
  - 1.4 Micro Architecture with connection in Pipeline Stage 1
  - 1.5 Micro Architecture with connection in pipeline Stage 2
  - 1.6 Micro Architecture with connection in pipeline Stage 3
- 2. Various Blocks in RISC-V Micro Architecture
  - 2.1 PC MUX
  - 2.2 Reg Block 1
  - 2.3 Immediate generator
  - 2.4 Immediate adder
  - 2.5 Integer File
  - 2.6 Write Enable Generator
  - 2.7 Instruction Mux
  - 2.8 Branch Unit
  - 2.9 Decoder
  - 2.10 Machine Control
  - 2.11 CSR File
  - 2.12 Reg Block 2
  - 2.13 Store Unit
  - 2.14 Load Unit
  - 2.15 ALU
  - 2.16 WB Mux Selection Unit

## 1. RISC-V Block Diagram and Micro Architecture

## 1.1 Block Diagram



| Signal name                   | Description                                                                                                                                                     |  |  |  |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ms_riscv32_mp_clk in          | System clock                                                                                                                                                    |  |  |  |  |
| ms_riscv32_mp_rst in          | System Reset ( Power on Reset), active high asynchronous                                                                                                        |  |  |  |  |
| ms_riscv32_mp_dmdata_in       | Contains the data fetched from the external memory.                                                                                                             |  |  |  |  |
| ms_riscv32_mp_instr_hready_in | Active high signal which indicates that the<br>AHB slave (Instruction Memory) is ready to<br>sample the instruction address & start driving<br>the instruction. |  |  |  |  |
| ms_riscv32_mp_data_hready_in  | Active high signal which indicates that the<br>AHB slave (data memory) is ready to sample<br>data from the processor during write<br>operation.                 |  |  |  |  |
| ms_riscv32_mp_hresp_in        | Active low signal which indicates that the<br>AHB slave (data memory) is ready to drive<br>data to the processor during read operation.                         |  |  |  |  |
| ms_riscv32_mp_data_htrans_out | AHB master generates htrans_out to indicate<br>whether the transfer is a Non-sequential<br>transfer or an IDLE transfer.                                        |  |  |  |  |
| ms_risev32_mp_instr_in        | Contains the instruction fetched from the<br>external memory.                                                                                                   |  |  |  |  |

| ms_risev32_mp_re_in         | Contains the current value read from a real time counter,                                                                                                                                                                                                                                                       |  |  |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ms_riscv32_mp_eirq_in       | When set high indicates an external interrupt request.                                                                                                                                                                                                                                                          |  |  |  |  |
| ms_riscv32_mp_tirq_in       | When set high indicates a timer interrupt request.                                                                                                                                                                                                                                                              |  |  |  |  |
| ms_riscv32_mp_sirq_in       | When set high indicates a software interrupt request.                                                                                                                                                                                                                                                           |  |  |  |  |
| ms_riscv32_mp_dmwr_req_out  | When high, indicates a request to write data.<br>Used only with write operations                                                                                                                                                                                                                                |  |  |  |  |
| ms_riscv32_mp_imaddr_out    | Contains the address of the instruction the core wants to fetch from memory.                                                                                                                                                                                                                                    |  |  |  |  |
| ms_riscv32_mp_dmaddr_out    | In a write operation, contains the address of<br>the memory position where the data will be<br>stored. In a read operation, contains the<br>address of the memory position where the<br>data to be fetched is. The address is always<br>aligned on a four byte boundary (the last two<br>bits are always zero). |  |  |  |  |
| ms_riscv32_mp_dmdata_out    | Contains the data to be stored in memory.<br>Used only with write operations                                                                                                                                                                                                                                    |  |  |  |  |
| ms_riscv32_mp_dmwr_mask_out | Contains a mask of four byte-write<br>enable bits. A bit high indicates that the<br>corresponding byte must be written. Used<br>only with write operations.                                                                                                                                                     |  |  |  |  |

# 1.2 Micro Architecture with 3 stage pipelining (without inter connections between various blocks)



# 1.3 Micro Architecture with 3 stage pipelining (with inter connections between various blocks)



# 1.4 Micro Architecture with connections in pipeline Stage 1



# 1.5 Micro Architecture with connections in Pipeline Stage 2 (Part 1)



Micro Architecture with connections in Pipeline Stage 2 (Part 2)



# 1.5 Micro Architecture with connections in Pipeline Stage 3



Pipeline Stage 3

### 2. Various Blocks in RISC - V Micro Architecture

## 2.1 PC MUC

## 2.1.1 BLOCK DIAGRAM



#### 2.1.2 Micro Architecture



#### 2.1.3 Signal Description

| Signal name                | Description                                                         |  |  |  |  |
|----------------------------|---------------------------------------------------------------------|--|--|--|--|
| rst_in                     | Power on reset (from core)                                          |  |  |  |  |
| pc_src_in                  | Current state of the core. (from machine control)                   |  |  |  |  |
| ahb_ready_in               | Active high signal used to update the i_addr_out                    |  |  |  |  |
| epc_in                     | Trap_return address. (from csr file)                                |  |  |  |  |
| trap_address_in            | Address when interrupt occurs. (from csr file)                      |  |  |  |  |
| branch_taken_in            | Indication when branch instruction occurs. (from branch unit)       |  |  |  |  |
| iaddr_in                   | Address with addition of immediate value. (from<br>immediate adder) |  |  |  |  |
| pc_plus_4_out              | Registered for stage_2 operation. (to reg_block_2)                  |  |  |  |  |
| pc_mux_out                 | Similar to pc_out but not registered. (to reg_block_1)              |  |  |  |  |
| misaligned_instr_logic_out | Indicates misaligned instruction. (to machine control)              |  |  |  |  |
| iaddr_out                  | Output of the Core (instruction_address)                            |  |  |  |  |
| pc_in                      | Program Counter input (from reg_block_1)                            |  |  |  |  |

#### 2.1.4 Functionality

This module will be used to hold the address of next instruction to be executed.

- 1. 'i\_adder\_out' is used to interface with instruction memory.
- 2. Based on the current state of the core, the program counter will be loaded.
  - When the interrupt happens then PC should go to trap\_address\_in.
  - After compilation of interrupt PC should go back to epc\_in.
  - For normal operation PC should go to new address
     ({iaddr\_in[31:1],1'b0}] if there is a branch instruction to be
     executed or else 'pc\_in + 32'h00000004'.
  - For reset state PC should get 'BOOT\_ADDRESS.
     (BOOT\_ADDRESS is a parameter of 32'h0000000 value).
- 3. 'pc\_plus\_out' will be assigned with 'pc\_in + 32'h00000004'.
- 'misaligned\_instr\_logic\_out' will be generated by doing 'AND' operation between 'branch\_taken\_in' and first bit of next\_pc.

5. If there is a reset then iaddr\_out should get 'BOOT\_ADDRESS else if it checks if the 'ahb\_ready\_in' high, then iaddr\_out gets pc\_mux\_out.

## 'pc\_src\_in' signals combinations and their description

| Combination Value | Description                             |  |  |  |
|-------------------|-----------------------------------------|--|--|--|
| 2'600             | Reset Sate                              |  |  |  |
| = €2'b01          | Trap_return (compilation of Interrupts) |  |  |  |
| 2'b10             | Trap_taken (Interrupts)                 |  |  |  |
| 2'b11             | Operating State                         |  |  |  |
| Default           | Operating State                         |  |  |  |

## 2.1.5 Output Waveform



# 2.3 Immediate generator

## 2.3.1 Block Diagram



## 2.3.2 Functionality

The Immediate Generator rearranges the immediate bits contained in the instruction and, if necessary sign-extends it to form a 32-bit value. The unit is controlled by the imm\_type\_out signal, generated by the Control Unit. Table shows the unit input and output signals. The imm\_type\_in is generated by msrv32\_decoder module.

The below table depicts the region of immediate data for different types of instructions

| 31 27 26              | 25   | 24  | 20   | 19  | 15 | 14     | 12   | 11     | 7     | 6      | 0    |
|-----------------------|------|-----|------|-----|----|--------|------|--------|-------|--------|------|
| funct7                |      | 18  | 2    | rsl |    | fun    | ct3  | rc     |       | opcode | R-ty |
| imm[                  | 11:0 | 1   |      | rsl |    | fun    | ct3  | 10     | 1     | opcode | I-ty |
| imm[11:5              |      | rs  | 2    | rsI |    | fun    | ct3  | imm[   | 4:0]  | opcode | S-ty |
| imm[12 10:            | 5]   | rs  | 2    | rsl |    | fun    | ct3  | imm[4: | 1[11] | opcode | B-t  |
|                       |      | imi | n[31 | 12] |    |        |      | TC     |       | opcode | U-t  |
| imm[20 10:1 11 19:12] |      |     |      | 10  |    | opcode | J-ty |        |       |        |      |

From the instruction set we can conclude that opcode [6:4] is used to distinguish between different types of instruction. Assign imm\_out according to the below table.

| 3'6000 | R_TYPE    |
|--------|-----------|
| 3'b001 | I_TYPE    |
| 3'6010 | S_TYPE    |
| 3'b011 | B_TYPE    |
| 3'b100 | U_TYPE    |
| 3'b101 | J_TYPE    |
| 3'b110 | CSR_TYPE  |
| 3'b111 | I_TYPE    |
|        | (default) |

NER

#### 2.3.3 OUTPUT WAVEFORM



#### 2.4 Immediate adder

#### 2.4.1 BLOCK DIAGRAM



#### 2.4.2 Functionality

The output of immediate adder module will be 32 bit address depending on the instruction format (instruction to the core). This module will add the 'immediate' value with 'rs1' when core wants to perform load, store, jump and link reg (jalr) instructions. The core is performing 'branch' instruction and jump and link (jal) then 'immediate' value will be added in a 'PC'. So that core will jump on new address with the help of program counter. When core 'iadder\_src\_in' is high then 'iadder\_out' = rs\_1\_in + imm\_in else 'iadder\_out' = pc\_in + imm\_in.

#### **OUTPUT WAVEFORM**



## 2.5 Integer File

### 2.5.1 Block Diagram



#### 2.5.2 Functionality

The msrv32\_integer\_file has 32 general-purpose registers and supports read and write operations. Reads are requested by pipeline stage 2 and provide data from one or two registers. Writes are requested by stage 3 and put the data coming from the Write back Multiplexer into the selected register.

Initially all registers can be initialized with 0. The first register is hardwired with 0. No write operations are permitted for reg\_file [0] location.

If stage 3 requests to write to a register being read by stage 2, the data to be written is immediately forwarded to stage 2 to avoid data hazard.

This can be done by forwarding the rd\_in directly to rs\_1\_out and rs\_2\_out instead of reading from reg\_file.

If rs\_1\_addr\_in is equal to rd\_addr\_in and wr\_en\_in is asserted then drive rs\_1\_out with rd\_in else reg\_file [rs\_1\_addr\_in]

If rs\_2\_addr\_in is equal to rd\_addr\_in and wr\_en\_in is asserted then drive rs\_2\_out with rd\_in else reg\_file [rs\_2\_addr\_in]

#### 2.5.3 OUTPUT WAVEFORM



## 2.6 Write Enable Generator

# 2.6.1 Block Diagram



# 2.6.2 Functionality



# 2.6.3 OUTPUT Waveform



## 2.7 Instruction MUX

## 2.7.1 BLOCK DIAGRAM



# 2.7.2 Functionality

This module takes the instruction (input to core) and provides the fields which is used by the other modules to perform there functionality.

- 1. When 'flush' is high use 32'h00000013 to provide the fields.
- When 'flush' is low use core instruction (ms\_riscv32\_mp\_instr\_in) to provide the fields.
  - 3. opcode\_out = instr\_mux [6:0]
    funct3\_out = instr\_mux [14:12]
    funct7\_out = instr\_mux [31:25]
    csr\_addr\_out = instr\_mux [31:20]
    rs1addr\_out = instr\_mux [19:15]
    rs2addr\_out = instr\_mux [24:20]
    rdaddr\_out = instr\_mux [11:7]
    instr\_out = instr\_mux [31:7]

## 2.7.3 Output Waveform



#### 2.8 Branch Unit

#### 2.8.1 Block Diagram



#### 2.8.2 Functionality

The Branch Unit decides if a branch instruction must be taken or not. It receives two operands from the Integer Register File and, based on the value of opcode and funct3 instruction fields, it decides the branch. Branch conditions are conditional jumps. Jump instructions are interpreted as unconditional jumps that must always be taken. Internally, the unit realizes just two comparisons, deriving other four from them.

Note: Refer Instruction set format to understand the functionality

## 2.8.3 Output Waveform



## 2.9 Decoder

## 2.9.1 Block Diagram



#### 2.9.2 Functionality

The Decoder decodes the instruction and generates the signals that control the memory, the Load Unit, the Store Unit, the ALU, the two register files (Integer and CSR), the Immediate Generator and the Write back Multiplexer.

Note: The output imm\_type\_out should be generated as per the imm\_generator module & wb\_mux\_sel\_out as per wb\_mux\_sel\_unit module.

The output logic for decode is given below.

- a) alu\_opcode\_out[2:0] is assigned to funct3\_in
- b) alu\_opcode\_out[3] = funct7\_5\_in& ~(is\_addi | is\_slti | is\_sltiu | is\_andi | is\_ori | is\_xori)
- c) load\_size\_out is asserted for funct3\_in[1:0] and load\_unsigned\_out is asserted for funct3\_in[2]
- d) alu\_src\_out is asserted for 5th bit of opcode\_in
- e) iadder\_src\_out is enabled if either is\_load, is\_store or is\_jalr occurs.
- f) csr\_wr\_en\_out is enabled if is\_csr occurs.
- g) rf\_wr\_en\_out = is\_lui | is\_auipc | is\_jalr | is\_jal | is\_op | is\_load | is\_csr | is\_op\_imm
- h) wb\_mux\_sel\_out wb\_mux\_sel\_out [0] = is\_load | is\_auipc | is\_jal | is\_jalr wb\_mux\_sel\_out [1] = is\_lui | is\_auipc wb\_mux\_sel\_out [2] = is\_csr | is\_jal | is\_jalr
- imm\_type\_out
   imm\_type\_out [0] = is\_op\_imm | is\_load | is\_jalr | is\_branch | is\_jal
   imm\_type\_out [1] = is\_store | is\_branch | is\_csr
   imm\_type\_out [2] = is\_lui | is\_auipc | is\_jal | is\_csr
- j) is\_implemented\_instr is enabled if any of the valid opcode occurs.
- k) csr\_op\_out is asserted by funct3\_in.
- misaligned\_load\_out is asserted if mal\_word or mal\_half occurs along with is\_load.
- m) misaligned\_store\_out is asserted if mal\_word or mal\_half occurs along with is\_store.
- mem\_wr\_req\_out is enabled if is\_store occurs and trap\_taken\_in, mal\_word and mal\_half are low.

The logic for internal wires are given below.

Internal wire mal\_word is asserted if funct3\_in refers to word and if iadder\_1\_to\_0\_in is not zero.

Internal wire mal\_half is asserted if funct3\_in refers to half-word and if iadder\_1\_to\_0\_in [0] is not zero.

is\_csr= is\_system& (funct3\_in [2] | funct3\_in [1] | funct3\_in [0])

## 2.9.2 Output Waveform



#### 2.10 Machine Control

#### 2.10.1 Block Diagram



#### 2.10.2 Functionality

The outputs of internal control logic are asserted as per the table

| Input                       | The output to be asserted |  |  |  |
|-----------------------------|---------------------------|--|--|--|
| Funct7_in = 7*b0001000      | funct7_wfi                |  |  |  |
| Funct7_in= 7'b0011000       | funct7_mret               |  |  |  |
| opcode_6_to_2_in = 5'b11100 | is_system                 |  |  |  |
| Funct3_in = 3*b000          | funct3_zero               |  |  |  |
| Funct7_in= 3'b0000000       | funct7_zero               |  |  |  |
| rs1_addr_in = 5'b00000      | rs1_addr_zero             |  |  |  |
| rs2_addr_in= 5*b00000       | rs2_addr_zero             |  |  |  |
| rd_addr_in = 5°b00000       | rd_zero                   |  |  |  |
| rs2_addr_in= 5'b00101       | rs2_addr_wfi              |  |  |  |
| rs2_addr_in = 5'b00010      | rs2_addr_mret             |  |  |  |
| rs2_addr_in = 5'b00001      | rs2_addr_ebrak            |  |  |  |

Some more outputs logics are given below.

- 1. ip is asserted when any one of the signal cip, tip, sip is high
- trap\_taken is asserted when either mie & ip are high or any one of the signal exception, ecall, ebreak is high.
- 3. eip is asserted when meie\_in is 1 and e\_irq\_in or meip\_in is 1
- 4. tip is asserted when mtie\_in is 1 and t\_irq\_in or mtip\_in is 1
- 5. sip is asserted when msie\_in is 1 and s\_irq\_in or msip\_in is 1
- exception is asserted when any one of the signal illegal\_instr\_in, misaligned\_instr\_in, misaligned\_load\_in , misaligned\_store\_in is high.

| is_system | funct7_mr<br>et | rs2_addr_<br>mret | rs1_addr_z<br>ero | funct3_zer<br>o | rd_zero | funct7_zer | ni2_addr_z<br>ero | rs2_addr_<br>ebreak | output to<br>be asseted |
|-----------|-----------------|-------------------|-------------------|-----------------|---------|------------|-------------------|---------------------|-------------------------|
| -1        | -1              | 1                 | 1                 | 1               | х       | х          | х                 | x                   | mret                    |
| 1         | ×               | X                 | 1                 | 1               | 1       | 1          | 1                 | X                   | ecall                   |
| 1         | X               | X                 | 1                 | 1               | 1       | 1          | X                 | 2                   | ebreak.                 |

The Output Synchronous Logic for cause\_out & i\_or\_e\_out

These outputs depends on the interrupts as per the below logic under reset condition

cause & i\_or\_e in "state\_operating" state

if m-mode external interrupt is occurred (eip), then

else if m-mode software interrupt is occurred (sip), then

else if m-mode timer interrupt is occurred (tip = 1), then

else if illegal instruction is occurred (illegal\_instr), then

else if the instruction address is misaligned (misaligned\_instr)

else if environment call from m-mode (ecall), then

The misaligned\_exception\_out is asserted in synchronous with the clock only when any of misaligned\_instr, misaligned\_load, misaligned\_store inputs are 1.

## 2.10.3 Output Waveform



### 2.11 CSR File

### 2.11.1 Block Diagram



## 2.11.2 Functionality

The CSR Register File has the control and status registers required for the implementation of M-mode. Read/Write, set and clear operations can be applied to the registers.

## 2.11.3 Output Waveform



## 2.12 Reg Block 2

## 2.12.1 Block Diagram



## 2.12.2 Functionality

It registers all the inputs and produces the outputs at the posedge of clk if there is no reset. The block also integrates a 2:1 MUX with select-line as **branch\_taken\_in**. The LSB of iadder\_out\_reg\_out is assigned with 0 if branch\_taken\_in is 1, else iadder\_out\_reg\_out [0] is assigned with registered value of iaddr\_in [0].

## 2.12.3 Output Waveforms:



#### 2.13 Store Unit

#### 2.13.1 Block Diagram



#### 2.13.2 Functionality

The Store Unit drives the signals that interface with the external data memory.

It places the data to be written (which can be a byte, half word or word) in the right position in data\_out and sets the value of wr\_mask\_out in an appropriate way.

1. Depending on the funct3\_in signal & ahb\_ready\_in, data\_out signal will get values.

If data\_hready\_in is high, then if funct3\_in=2'b00 a byte of data will be stored in data\_out depending on the iaddr\_in [1:0].

For ex. If  $iaddr_in=2'b00$  then  $data_out = \{8'b0, 8'b0, 8'b0, rs2_in[7:0]\}$ ,

iaddr in = 2'b01 then data out = {8'b0, 8'b0, rs2 in[15:8], 8'b0},

For funct3\_in=2'b01, a half word of data will be stored in data\_out (depending on the iaddr\_in [1]. For ex. iaddr\_in [1] =1'b1 then data\_out= [rs2\_in [31:16], 16'b0] and for other combinations rs2\_in will be stored in data\_out.

Depending on the funct3\_in signal wr\_mask\_out signal will get values.

If funct3\_in=2'b00, depending on the iaddr\_in [1:0], i.e. if iaddr\_in=2'b01 then wr\_mask\_out= {2'b0, mem\_wr\_req\_in, 1'b0}

If funct3\_in=2'b01, depending on the iaddr\_in [1] i.e. if iaddr\_in [1] =1'b1 then wr\_mask\_out= {{2{mem\_wr\_req\_in}}, 2'b0} and for other combinations word of data ({4{mem\_wr\_req\_in}}) will be stored.

- The dm\_adder\_out should be aligned with respect to {iaddr\_in [31:2], 2'b00}.
- 4. The wr\_req\_out should be aligned with respect to mem\_wr\_req\_in.
- 5. The ahb\_htrans\_out is 2'b10 during a valid store instruction and is 2'b00 when the transfer is completed.

#### 2.13.3 Output Waveform



#### 2.14 Load Unit

## 2.14.1 Block Diagram



## 2.14.2 Functionality

The Load Unit reads the data\_in input signal and forms a 32-bit value based on the load instruction type (encoded in the funct3 field). The formed value (placed on output) can then be written in the Integer Register File. The module input and output signals are shown in the above table. The value of output is formed as shown in the above table.

## 2.14.3 Output Waveform



### 2.15 ALU

## 2.15.1 Block Diagram



## 2.15.2 Functionality

The ALU applies ten distinct logical and arithmetic operations in parallel to two 32-bit operands, outputting the result selected by opcode\_in. The ALU input/output signals and the opcodes are shown in tables below.

The opcode values were assigned to facilitate instruction decoding. The most significant bit of opcode\_in matches with the second most significant bit in the instruction funct7 field. The remaining three bits match with the instruction funct3 field.

#### 2.15.3 Output Waveform



#### 2.16 WB Mux Selection Unit

## 2.16.1 Block Diagram



#### 2.16.2 Functionality

If 'alu\_src\_reg\_in' is high then 'alu\_2nd\_src\_mux\_out' = 'rs2\_\_reg\_in' else 'alu\_2nd\_src\_mux\_out' = 'imm\_reg\_in'.

Based on the 'wb\_mux\_sel\_reg\_in' output signal 'wb\_mux\_out' will be assigned

- ➤ If 'wb\_mux\_sel\_reg\_in' = WB\_ALU then 'wb\_mux\_out' = 'alu\_result\_in'.
- If 'wb\_mux\_sel\_reg\_in' = WB\_LU then 'wb\_mux\_out' = 'lu\_output\_in'.
- If 'wb\_mux\_sel\_reg\_in' = WB\_IMM then 'wb\_mux\_out' = 'imm\_reg\_in'.
- If 'wb\_mux\_sel\_reg\_in'=WB\_IADDER\_OUT then 'wb\_mux\_out' = 'iadder\_out\_reg\_in'.
- If 'wb\_mux\_sel\_reg\_in' = WB\_CSR then 'wb\_mux\_out' = 'csr\_data\_in'.
- If 'wb\_mux\_sel\_reg\_in' = WB\_PC\_PLUS then 'wb\_mux\_out' = 'pc\_plus\_4\_reg\_in'.
- For remaining combination 'wb\_mux\_out' = 'alu\_result\_in'.

wb\_mux\_sel\_reg\_in value, description and the instruction type is given below.

| wb_mux_sel_reg_in<br>Values | Description   | Instruction type           |
|-----------------------------|---------------|----------------------------|
| 000                         | WB_MUX        | ALU_output(R_type, I_type) |
| 001                         | WB_LU         | LOAD_UNIT                  |
| 010                         | WB_IMM        | LUI(immediate value)       |
| 011                         | WB_IADDER_OUT | AUIPC(RS1+IMM/PC+IMM)      |
| 100                         | WB_CSR        | CSR                        |
| 101                         | WB_PC_PLUS    | PC+4(for jal, jalr)        |

# 2.16.3 Output Waveform



#### **UVM TEST RESULT:**

```
| The property | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working fine | The following List of command are working list of command are working | The following List of command are working list of command are worki
```